

## LAB 3 DECODER

CDA 3201C Section 003



OCTOBER 22, 2019
PROFESSOR PETRIE
Summer Poissonnier
Z 23492880

Name:

Hissonnier

Grade:

3) [Petrie-100] Consider the following two functions:

$$\mathbf{X} = \overline{\mathbf{A}} \, \mathbf{B} \, \mathbf{C} \, \mathbf{D} + \overline{\mathbf{A}} \, \mathbf{B} \, \overline{\mathbf{C}} \, \mathbf{D} + \mathbf{A} \, \overline{\mathbf{B}} \, \overline{\mathbf{C}} \, \mathbf{D} + \mathbf{B} \, \mathbf{C} \, \mathbf{D}$$

$$\mathbf{Y} = \mathbf{A} \, \overline{\mathbf{B}} \, \mathbf{C} \, \mathbf{D} + \mathbf{A} \, \mathbf{B} \, \overline{\mathbf{C}} + \mathbf{A} \, \mathbf{C} \, \mathbf{D} + \mathbf{A} \, \mathbf{B} \, \mathbf{D}$$

3.1) [Petrie – 10] In the past we started with a Truth Table and simplified using K-maps to build a simplified circuit. In this lab we are given an equation which is not simplified, so in order to construct a K-map, circuit. In this lab we are given an equation which is not simplified, so in order to construct a K-map, our need to reverse-engineer the Truth Table or Sum of Minterms. This is equivalent to finding the Canonical Sum of Products from a Simplified Boolean Expression. There are two methods, you can either create the Truth Table or find the Minterms associated with the following products to find the either create the Truth Table or find the Minterms associated with the following products to find the Minterm equation for X and for Y. Do both methods here:

Find minterms number(s) associated with each term and Sum of Minterm efor X and Y [10]

| blo [10]         |        | 7 7   |        |        |     |    | term and Sum Olavi |             |  |  |  |
|------------------|--------|-------|--------|--------|-----|----|--------------------|-------------|--|--|--|
| Truth Table [10] | · DCDT | A'BCD | A'BC'D | AB'C'D | BCD | X  | A' B C D           | Zml         |  |  |  |
| Term Minterm#    | ABCD   | 00    | 1010   | 1100   | 0   | 0  | 0111               |             |  |  |  |
| 1                | 0001   | 101   | 00     | 0      | 0.  |    | 7 1 1 1 1          | 1 ,         |  |  |  |
| 1                | 0010   | SI    | 0      | 0      | 0   | -  | A' B C' D          | 2ml         |  |  |  |
| 1                | 0100   | 0     | 0      | 0      | ð   | 1  | 1111               | 7. 7. 4     |  |  |  |
| 5                | 0101   | 0     | 0      | 0      | 0   | 1  | AB'C'D             | 3 ml        |  |  |  |
| 4                | 10 111 | 1     | 0      | 0      | 0   |    | 1001               | Circ        |  |  |  |
| 8                | 1000   | 00    | 0      | 1      | 0   | 11 | 200                | 1           |  |  |  |
| of all           | 1001   | 0     | 0      | 0      | 0   |    | 0111               | 2ml:        |  |  |  |
| 11               | 1011   | 0     | 0      | 0      | 0.  |    | 1 1111             | 1 4 - 2 - 2 |  |  |  |
| 12               | 1100   | 0     | 10     | 0      | 0   | -  | -                  |             |  |  |  |
| 12               | 7110   | 00-1  | 0      | .0     | 1   | 1  | $X = \sum m$       | 15,7        |  |  |  |
| 19               | 1111   | 101   | 10     | 0      |     |    |                    |             |  |  |  |
|                  |        |       |        |        |     |    |                    | 2 2         |  |  |  |

| 5 1411             |       |      |     | 100 | V                                          |
|--------------------|-------|------|-----|-----|--------------------------------------------|
| Term Minterm# ABCD | AB'CD | ABC' | ACD | ABD | JO AB'CD Sm/IL)                            |
| 1 0001             | 8     | 0    | 0   | 0   | 1011 2mc 12,13)                            |
| 3 0011             | 8     | 0    | 0   | 00  | ABC' ZML191-1                              |
| 50101              | 0_    | 0    | 00  | 00  | 101 co 3 m(12, 15)                         |
| 70111              | 0     | 0    | 0   | 0   | 0 1011                                     |
| 9/1001             | 10    | 0    | 0   | 0   | AB D SM(13,15)                             |
| 11 1011            | 1     | 7    | 0   | 0   | 11/101                                     |
| 10/1/10            | 10-   | -    | 0   | 1   | 11/11/1 10/3/15)                           |
| 13 1101            | -1-7/ | 6    | 0   | 0   | 1101<br>1111<br>Y= \(\Sm(11, 12, 13, 15)\) |
| 14 1110            |       | 0    | 1   | 1   | 1                                          |
| 15 1111            | 1     |      |     |     |                                            |

Name:

Grade:

$$X = \overline{A}BCD + \overline{A}B\overline{C}D + A\overline{B}\overline{C}D + BCD$$
  
 $Y = A\overline{B}CD + AB\overline{C} + ACD + ABD$ 

3.2) [Petrie 10] Expand the above functions to sum of Minterm using K-maps.

We could also reverse-engineer what region each term covers using the K-maps figuring out which row(s) and which column(s) the term and putting 1s in the intersection. Underline each term (Product) in X in a different color and mark in the X K-Map in that color the 1s each term represents. Repeat for Y.





To check your work, label each cell in the following K-Maps with the Minterm # of the cell, then put the 1s where indicated in the Sum of Minterms equations for X and Y done previously in 3.1.





If they agree, you write the Sum of Minterms for X and Y below

$$X = f(A, B, C, D) = \sum m(5, 7, 9, 15)$$

$$Y = f(A, B, C, D) = \sum_{i=1}^{n} (A) / (Z_i / (B_i / (B_i$$

3

Name:

Grade:

3.3) [TA-4, Petrie-30] The Functional Diagrams of the 74HC154 4 to 16 Decoder and of the 74138 3-8 Decoder are given, along with the PinOut Diagrams and the Truth Table for each. Plan the circuits for X and Y given in page 1. First by using the 74HC154 4-16 decoder and 1 7420 4-input NAND. You do not have a 4-16 decoder in your kit, plan the same circuits for X and Y using exactly two 3-to-8 Decoders, (2 of 74138 chips) and two 4-input NAND gates (1 - 7420 chip). No other gates are allowed.



9



Name:

Grade:

3.d) [4] Verify the circuit design/behavior for X and Y by implementing the 74138 circuit using Quartus and checking against the truth tables for X and Y on page 1. Do this before you actually build the 74138 circuit on the breadboard.

3.c) [10] Plan and build the above circuit using the specified logic chips on your breadboard and then connect to 4 logic switches as inputs A, B, C, D and 2 LEDs as outputs X and Y. You need



3.3) [10] Build a "B" LED driver for the 7-segment display.

Using the two decoders on left add NAND gates to also build a driver circuit to control "b" LED.

- 1. Locate b LED resistor, disconnect the end connected to "B" in the 7-segment display driver and connect this end instead to the empty column at the end of the 7-segment display. This will be where you connect your output "b".
- 2. Connect ABCD switch inputs to WXYZ inputs of the driver (W is least significant bit)
- 3. Use the outputs of the 4-16 decoder you built get the minterms that turn on the "b" LED and group using the NAND chips below.
- 4. Connect the output "b" to the empty row where you connected the "b" resistor
- 5. Test running through the inputs 0 to 9

You do not have to do Quartus for this part of the lab.











SE



|        |            |                                                                      |                         |       |               |          |       |           |                     |                             |                   |                                  | le le                                                                                                     |                   | Action (a) |                |      |                                         | 1000000             |                      |       |
|--------|------------|----------------------------------------------------------------------|-------------------------|-------|---------------|----------|-------|-----------|---------------------|-----------------------------|-------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|------------|----------------|------|-----------------------------------------|---------------------|----------------------|-------|
|        |            | Name Summer Poissonnier                                              |                         |       |               |          |       |           | Z#                  | 2349                        | 2880              |                                  | X                                                                                                         | Smelt Pathonnules |            |                |      |                                         |                     |                      |       |
|        |            | CERTIFICATE OF AUTHENTICITY IIII IIII IIII IIII IIII IIII IIIII IIII |                         |       |               |          |       | 000-71872 |                     |                             |                   | Logic Lab Grading Rubric         |                                                                                                           |                   |            |                |      |                                         | 2019 Percy (Nembral |                      |       |
|        |            | ab#                                                                  | 19 Petry Wes            | ginal | Time<br>(wks) | ZEMOVE O | Bench | Pro-      | Quartus             | Schematic                   | Wiring<br>Diagram | Used<br>Many<br>Colored<br>Wires | Working                                                                                                   | Bonus             | Cleaned    | SCORI<br>(188% |      | Date & Time                             | TA                  | Name & Initials      |       |
|        | Lab<br>Onl |                                                                      |                         | 1     |               |          |       |           |                     |                             |                   |                                  | Power= 10%<br>LEDs= 10%<br>Switches=10%<br>Logic Probe= 10%<br>Hexadecimal= 20%<br>NOT OR AND<br>NAND=20% | 10%               | No= (-20%  |                |      |                                         |                     | 10                   | 1     |
| 1      | 0          | Infrastructure Hexadec 7Segment D Not And Or Na                      | imal<br>isplay &        |       | 1             |          |       |           | 25                  |                             |                   | 1                                | 1                                                                                                         | 1                 | 1          | 10             | 0%   | P/13 5:14                               | David<br>Wil        |                      | 1     |
| F      | 1          | 8 2315 2319 Pen<br>Bollean Simplifi<br>Quartus                       | y Weinthal<br>ication & | 1     |               |          |       |           | 50%                 | 25% for Logic<br>Gates only | 10%               | 5%                               | 10%                                                                                                       | 10%               | No= (-20   | /              | % oc | 201271                                  | 119                 | in Osto              | to    |
| in the | 5 2+       | 2016-2019 Pany V                                                     | Veininal                |       |               | 1        | 0%    | 10%       | 25%                 | 10%                         | 10%               | 5%                               | 40%                                                                                                       | 109               | 6 No= (-   | 20%)           |      | 311111111111111111111111111111111111111 |                     | © 2016-2019 Perry We | to. F |
| 2      |            | Adder<br>NAND                                                        |                         | 2     |               | 1        | 7     |           | V                   | 1                           | <u> </u>          | /                                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                                                                     | \ \               | 1          |                | 2008 | M                                       | 6 am                | EniOI                | Ad    |
|        |            | Decoder:<br>1 Segment of<br>7Seg. Display                            | 2                       | -     |               | 14.      | 9     | *         | 523<br>1333<br>2333 |                             |                   |                                  |                                                                                                           |                   |            |                | 100  | 11.                                     | 2/                  |                      | 1 00  |
|        |            | Flip-Flop #1                                                         | 2                       |       |               | 1        | 1     | 1         |                     |                             |                   |                                  |                                                                                                           |                   |            |                |      |                                         |                     |                      |       |
|        | F          | lip-Flop #2                                                          | 2                       |       |               |          |       |           |                     |                             |                   |                                  |                                                                                                           |                   |            |                |      |                                         |                     |                      |       |
| 2 0    |            | it Counter:<br>Counters & Mux                                        | 2                       |       |               |          | /     |           |                     |                             | A                 |                                  |                                                                                                           | 1                 |            |                |      |                                         |                     |                      |       |



